## Computer Architecture Homework 4

Spring 2022, April

### 1 Boolean Algebra and Logic Gates

### Question 1.1

For the following function:

bool fun(bool A, bool B) return (A == B)? true: B;

- a. Write the Truth Table of it.(5 pts)
- b. Write the Boolean Expression of it and simplify it (as simple as possible).(10 pts)
- c. Draw the gate diagram that implements the boolean expression in b.(5 pts)

B D J J MA B

#### Question 1.2

a. Simplify the following Boolean Expressions (as simple as possible and show enough steps please).(15 pts)

$$B(AB + A\overline{B})(\overline{AC} + C) + \overline{CC} + (A + \overline{B})(\overline{CD})$$

$$= (Abb + Abb)(\overline{AC} + C) + \overline{C} + A\overline{CD} + \overline{b}\overline{C}$$

# Motet AD(Hth)+BOASt T+BO

# MG+C+ADB+ADB

b. Draw the circuit according to the simplified boolean expression in (a) . (10 pts)



# 2 FSM

### Question 2

For the following Finite State Machine, fill out the remainder of the table. (15 pts)



| Input      | - | 1 | 0 | 0 | 1 | 1                | 0 | 0 | 0 |
|------------|---|---|---|---|---|------------------|---|---|---|
| Next State | A | В | C | U | D | $\triangleright$ | A | A | A |
| Output     | - | Ó | Ō | 0 | ĺ | 0                | 0 | Ĩ | 7 |

Table 1: Write Answer Here



In the following circuit, NOT gates have a delay of 3ns, AND and OR gates have a delay of 7ns, and the "Black Box" logic component has a delay of 9ns. The registers have a clk-to-q delay of 6ns and setup times of 5ns.



a. What is the maximum allowable hold time of the registers? (please include enough explanation) (20 pts)

To determine the most mum all awall hold time, we have to find the shortest path. One hold time = time of the shortest path, so. Maximum of lower le hold time = time of the shortest path, which is From A to O, containing one cik-to-q delay, one OR gate, two NOT gates and a black box light. So. Maximum hold time = 6+7+3+3+9 = 28 ms

b. What is the minimum acceptable clock period for this circuit? (please include enough explanation) (20 pts)

The minum chock period is determined by the longest path, which can be CO or bo, Other Containing one clk-to-q delay, three OR gates or two OR gates and one AND gate), two NOT gates and a black box light, and the get up time.

mmm doch persod = 6+3x7+2x3+9+5 = 47 ns